**SN54LS181, SN54S181...J OR W PACKAGE** 

SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

- Full Look-Ahead for High-Speed Operations on Long Words
- Input Clamping Diodes Minimize Transmission-Line Effects
- Darlington Outputs Reduce Turn-Off Time
- Arithmetic Operating Modes:

Addition
Subtraction
Shift Operand A One Position
Magnitude Comparison
Plus Twelve Other Arithmetic
Operations

Logic Function Modes:

Exclusive-OR
Comparator
AND, NAND, OR, NOR
Plus Ten Other Logic Operations



GND

SN54LS181, SN54S181 . . . FK PACKAGE (TOP VIEW)

F3



NC - No internal connection

#### TYPICAL ADDITION TIMES

| NUMBER   | ADDITI       | ON TIMES    | PA          | CKAGE COUNT      | CARRY METHOD    |
|----------|--------------|-------------|-------------|------------------|-----------------|
| OF       | USING 'LS181 | USING 'S181 | ARITHMETIC/ | LOOK-AHEAD       | BETWEEN         |
| BITS     | AND 'S182    | AND 'S182   | LOGIC UNITS | CARRY GENERATORS | ALUs            |
| 1 to 4   | 24 ns        | 11 ns       | 1           |                  | NONE            |
| 5 to 8   | 40 ns        | 18 ns       | 2           |                  | RIPPLE          |
| 9 to 16  | 44 ns        | 19 ns       | 3 or 4      | 1                | FULL LOOK-AHEAD |
| 17 to 64 | 68 ns        | 28 ns       | 5 to 16     | 2 to 5           | FULL LOOK-AHEAD |

## description

The 'LS181 and 'S181 are arithmetic logic units (ALU)/function generators that have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select lines (S0, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input (M). A full carry look-ahead scheme is made available in these devices for fast, simultaneous carry generation by means of two cascade-outputs (pins 15 and 17) for the four bits in the package. When used in conjunction with the SN54S182 or SN74S182 full carry look-ahead circuits, high-speed arithmetic operations can be performed. The typical addition times shown above illustrate the little additional time required for addition of longer words when full carry look-ahead is employed. The method of cascading 'S182 circuits with these ALUs to provide multi-level full carry look-ahead is illustrated under typical applications data for the 'S182.

If high speed is not of importance, a ripple-carry input  $(C_n)$  and a ripple-carry output  $(C_{n+4})$  are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.



SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

#### description (continued)

The 'LS181 and 'S181 will accommodate active-high data if the pin designations are interpreted as follows:

| ٢ | PIN NUMBER                 | 2              | 1              | 23             | 22             | 21             | 20             | 19 | 18 | 9              | 10             | 11             | 13             | 7  | 16_              | 15 | 17 |
|---|----------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----|----|----------------|----------------|----------------|----------------|----|------------------|----|----|
| Γ | Active-low data (Table 1)  | Ā <sub>0</sub> | B <sub>0</sub> | Ā <sub>1</sub> | B <sub>1</sub> | Ā <sub>2</sub> | B <sub>2</sub> | Ā3 | Вз | ₹ <sub>0</sub> | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | Cn | Cn+4             | P  | G  |
| Γ | Active-high data (Table 2) | A <sub>0</sub> | B <sub>0</sub> | A <sub>1</sub> | B <sub>1</sub> | A <sub>2</sub> | B <sub>2</sub> | Аз | Вз | Fo             | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | Cn | C <sub>n+4</sub> | Х  | Υ  |

Subtraction is accomplished by 1's complement addition where the 1's complement of the subtrahend is generated internally. The resultant output is A-B-1, which requires an end-around or forced carry to provide A-B.

The 'LS181 or 'S181 can also be utilized as a comparator. The A=B output is internally decoded from the function outputs (F0, F1, F2, F3) so that when two words of equal magnitude are applied at the A and B inputs, it will assume a high level to indicate equality (A=B). The ALU must be in the subtract mode with  $C_{n}=H$  when performing this comparison. The A=B output is open-collector so that it can be wire-AND connected to give a comparison for more than four bits. The carry output ( $C_{n+4}$ ) can also be used to supply relative magnitude information. Again, the ALU must be placed in the subtract mode by placing the function select inputs S3, S2, S1, S0 at L, H, H, L, respectively.

|                      |             | ACTIVE-LOW DATA | ACTIVE-HIGH DATA |
|----------------------|-------------|-----------------|------------------|
| INPUT C <sub>n</sub> | OUTPUT Cn+4 | (FIGURE 1)      | (FIGURE 2)       |
| Н                    | н           | A ≥ B           | A ≤ B            |
| н                    | L           | A < B           | A > B            |
| L                    | н           | A > B           | A < B            |
| L                    | L           | A ≤ B           | A ≥ B            |

These circuits have been designed to not only incorporate all of the designer's requirements for arithmetic operations, but also to provide 16 possible functions of two Boolean variables without the use of external circuitry. These logic functions are selected by use of the four function-select inputs (S0, S1, S2, S3) with the mode-control input (M) at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusive-OR, NAND, AND, NOR, and OR functions.

Series 54, 54LS, and 54S devices are characterized for operation over the full military temperature range of -55°C to 125°C; Series 74LS and 74S devices are characterized for operation from 0°C to 70°C.

### signal designations

In both Figures 1 and 2, the polarity indicators ( $\triangle$ ) indicate that the associated input or output is active-low with respect to the function shown inside the symbol, and the symbols are the same in both figures. The signal designations in Figure 1 agree with the indicated internal functions based on active-low data, and are for use with the logic functions and arithmetic operations shown in Table 1. The signal designations have been changed in Figure 2 to accommodate the logic functions and arithmetic operations for the active-high data given in Table 2. The 'LS181 and 'S181, together with the 'S182, can be used with the signal designation of either Figure 1 or Figure 2.



SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

# logic symbols<sup>†</sup> and signal designations (active-low data)



<sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for dual-in-line and "small outline" packages.

## FIGURE 1 (USE WITH TABLE 1)

TABLE 1

|           | 051.5 | 271.011 |    |                        | ACTIVE-LOW DA          | TA                         |
|-----------|-------|---------|----|------------------------|------------------------|----------------------------|
|           | SELEC | SHON    |    | M = H                  | M = L; ARITHM          | ETIC OPERATIONS            |
|           |       |         |    | LOGIC                  | Cn = L                 | Cn = H                     |
| <b>S3</b> | S2    | S1      | S0 | FUNCTIONS              | (no carry)             | (with carry)               |
| L         | Ļ     | L       | L  | F=A                    | F = A MINUS 1          | F = A                      |
| L         | L     | L       | н  | F = AB                 | F = AB MINUS 1         | F = AB                     |
| L         | L     | н       | L  | F = A + B              | F = AB MINUS 1         | F = AB                     |
| L         | L     | н       | Н  | F = 1                  | F = MINUS 1 (2's COMP) | F = ZERO                   |
| L         | Н     | L       | L  | F = A + B              | F = A PLUS (A + B)     | F = A PLUS (A + B) PLUS 1  |
| L         | Н     | L       | н  | F = B                  | F = AB PLUS (A + B)    | F = AB PLUS (A + B) PLUS 1 |
| L         | Н     | н       | L. | F = A + B              | F = A MINUS B MINUS 1  | F = A MINUS B              |
| L         | н     | н       | Н  | $F = A + \overline{B}$ | F = A + B              | F = (A + B) PLUS 1         |
| н         | L     | L       | L  | F = AB                 | F = A PLUS (A + B)     | F = A PLUS (A + B) PLUS 1  |
| н         | L     | L       | Н  | F≈A⊕B                  | F = A PLUS B           | F = A PLUS B PLUS 1        |
| н         | L     | н       | L  | F=B                    | F = AB PLUS (A + B)    | F = AB PLUS (A + B) PLUS 1 |
| н         | L     | н       | н  | F = A + B              | F = (A + B)            | F = (A + B) PLUS 1         |
| н         | Н     | L       | L  | F=0                    | F = A PLUS A‡          | F = A PLUS A PLUS 1        |
| н         | н     | L       | н  | F ≈ AB                 | F = AB PLUS A          | F = AB PLUS A PLUS 1       |
| Н         | Н     | Н       | L  | F = AB                 | F = AB PLUS A          | F = AB PLUS A PLUS 1       |
| н         | н     | н       | Н  | F = A                  | F = A                  | F = A PLUS 1               |

<sup>‡</sup>Each bit is shifted to the next more significant position.



SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

# logic symbols<sup>†</sup> and signal designations (active-high data)



<sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for dual-in-line and "small outline" packages.

#### FIGURE 2 (USE WITH TABLE 2)

TABLE 2

|            | 051.5 | OTION      |    |                        | ACTIVE-HIGH DA                   | TA                                     |
|------------|-------|------------|----|------------------------|----------------------------------|----------------------------------------|
|            | SELE  | CTION      |    | M = H                  | M = L; ARITHM                    | ETIC OPERATIONS                        |
| <b>S</b> 3 | S2    | <b>S</b> 1 | S0 | LOGIC<br>FUNCTIONS     | C <sub>n</sub> = H<br>(no carry) | C <sub>n</sub> = L<br>(with carry)     |
| L          | L     | L          | L  | F = A                  | F = A                            | F = A PLUS 1                           |
| L          | L     | L          | н  | $F = \overline{A + B}$ | F = A + B                        | F = (A + B) PLUS 1                     |
| L          | L     | н          | L  | F = AB                 | F = A + B                        | F = (A + B) PLUS 1                     |
| L          | L     | н          | н  | F=0                    | F = MINUS 1 (2's COMPL)          | F = ZERO                               |
| L          | Н     | L          | L  | F = AB                 | F = A PLUS AB                    | F = A PLUS AB PLUS 1                   |
| L          | н     | L          | н  | F=B                    | F = (A + B) PLUS AB              | F = (A + B) PLUS AB PLUS 1             |
| L          | н     | н          | L  | F = A (+) B            | F = A MINUS B MINUS 1            | F = A MINUS B                          |
| L          | н     | н          | н  | F = AB                 | F = AB MINUS 1                   | F = AB                                 |
| н          | L     | L          | L  | F = A + B              | F = A PLUS AB                    | F = A PLUS AB PLUS 1                   |
| н          | L     | L          | н  | F = A + B              | F = A PLUS B                     | F = A PLUS B PLUS 1                    |
| н          | L     | н          | L  | F = B                  | F = (A + B) PLUS AB              | F = (A + B) PLUS AB PLUS 1             |
| н          | L     | н          | н  | F = AB                 | F = AB MINUS 1                   | F = AB                                 |
| н          | Н     | L          | L  | F = 1                  | F = A PLUS A†                    | F = A PLUS A PLUS 1                    |
| н          | н     | L          | н  | F = A + B              | F = (A + B) PLUS A               | F = (A + B) PLUS A PLUS 1              |
| н          | н     | н          | L  | F = A + B              | F = (A + B) PLUS A               | $F = (A + \overline{B})$ PLUS A PLUS 1 |
| н          | н     | Н          | н  | F = A                  | F = A MINUS 1                    | F = A                                  |

 $<sup>\</sup>ensuremath{^{\dagger}}$  Each bit is shifted to the next more significant position.



## logic diagram (positive logic)



Pin numbers shown are for DW, J, N, and W packages.



# SN54LS181, SN54S181 SN74LS181, SN74S181

# **ARITHMETIC LOGIC UNITS/FUNCTION GENERATORS**

SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

| absolute maximum ratings over recomme        | nded  | ope | rati | ing | fre | e-aiı | r tei | mpe | ratı | ıre | ran | ıge | (u | nle | 288 | ot | he         | rw  | ise  | noted)  |
|----------------------------------------------|-------|-----|------|-----|-----|-------|-------|-----|------|-----|-----|-----|----|-----|-----|----|------------|-----|------|---------|
| Supply voltage, V <sub>CC</sub> (see Note 1) |       |     |      |     |     |       |       |     |      |     |     |     |    |     |     |    |            |     |      | . 7 V   |
| Input voltage                                |       |     |      |     |     |       |       |     |      |     |     |     |    |     |     |    |            |     |      | 5.5 V   |
| Interemitter voltage (see Note 2)            |       |     |      |     |     |       |       |     |      |     |     |     |    |     |     |    |            |     |      | 5.5 V   |
| Operating free-air temperature range: SNS    | 54LS1 | 81  |      |     |     |       |       |     |      |     |     |     |    |     |     |    | į          | 55° | C to | 125°C   |
| SN                                           | 74LS1 | 81  |      |     |     |       |       |     |      |     |     |     |    |     |     |    |            | (   | )°C  | to 70°C |
| Storage temperature range                    |       |     |      |     |     |       |       |     |      |     |     |     |    |     |     |    | <b>—</b> 6 | 35° | C to | 150°C   |

NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter transistor. For this circuit, this rating applies to each  $\bar{A}$  input in conjunction with inputs S2 or S3, and to each  $\vec{B}$  input in conjunction with inputs S0 or S3.

#### recommended operating conditions

|                                                           | SI  | N54LS1 | 81   | SI   | 174LS1 | 81   | UNIT |
|-----------------------------------------------------------|-----|--------|------|------|--------|------|------|
|                                                           | MIN | NOM    | MAX  | MIN  | NOM    | MAX  |      |
| Supply voltage, V <sub>CC</sub>                           | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH (All outputs except A = B) |     |        | -400 |      |        | -400 | μΑ   |
| Low-level output current, IOL                             |     |        | 4    |      |        | 8    | mA   |
| Operating free-air temperature, TA                        | -55 |        | 125  | 0    |        | 70   | °c   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | BABAI             | METER                               | 750                                                              | T CONDITIONS            | ÷                       | SI  | N54LS1 | 81   | SI  | N74LS1 | 81   |      |
|------------------|-------------------|-------------------------------------|------------------------------------------------------------------|-------------------------|-------------------------|-----|--------|------|-----|--------|------|------|
|                  | FARA              | METER                               | 153                                                              | ST CONDITIONS           | •                       | MIN | TYP‡   | MAX  | MIN | TYP‡   | MAX  | UNIT |
| VIH              | High-level in     | put voltage                         |                                                                  |                         |                         | 2   |        |      | 2   |        |      | V    |
| VIL              | Low-level in      | put voltage                         |                                                                  |                         |                         |     |        | 0.7  |     |        | 0.8  | V    |
| VIK              | Input clamp       | voltage                             | V <sub>CC</sub> = MIN,                                           | I <sub>I</sub> = -18 mA |                         |     |        | -1.5 |     |        | -1.5 | V    |
| V <sub>OH</sub>  | _                 | utput voltage,<br>except A = B      | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | •••                     |                         | 2.5 | 3.4    |      | 2.7 | 3.4    |      | ٧    |
| ІОН              | High-level o      | utput current,<br>it only           | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = V <sub>1L</sub> max, | ***                     |                         |     |        | 100  |     |        | 100  | μΑ   |
|                  | Laurianal         | All outputs                         |                                                                  |                         | IOL = 4 mA              |     | 0.25   | 0.4  |     | 0.25   | 0.4  |      |
| V                | Low-level         | An outputs                          | V <sub>CC</sub> = MIN,                                           | V <sub>IH</sub> = 2 V,  | IOL = 8 mA              |     |        |      |     | 0.35   | 0.5  |      |
| VOL              | output<br>voltage | Output G                            | V <sub>I</sub> L = V <sub>I</sub> L max                          |                         | I <sub>OL</sub> = 16 mA |     | 0.47   | 0.7  |     | 0.47   | 0.7  | ٧    |
|                  | vuitage           | Output P                            |                                                                  |                         | I <sub>OL</sub> = 8 mA  |     | 0.35   | 0.6  |     | 0.35   | 0.5  |      |
|                  | Input             | Mode input                          |                                                                  |                         | -                       |     |        | 0.1  |     | ,      | 0.1  |      |
| 11               | current at        | Any A or Binput                     | V <sub>CC</sub> = MAX,                                           | V E E V                 |                         |     |        | 0.3  |     |        | 0.3  | 0    |
| ''               | max. input        | Any S input                         | VCC - MAA,                                                       | V   - 5.5 V             |                         |     |        | 0.4  |     |        | 0.4  | mA   |
|                  | voltage           | Carry input                         |                                                                  |                         |                         |     |        | 0.5  |     |        | 0.5  |      |
|                  | High-level        | Mode input                          |                                                                  |                         |                         |     |        | 20   |     |        | 20   |      |
| I <sub>I</sub> H | input             | Any A or B input                    | V <sub>CC</sub> = MAX,                                           | V1 = 27 V               |                         |     |        | 60   |     |        | 60   |      |
| 1111             | current           | Any S input                         | 1 VCC INIAA,                                                     | V   - 2.7 V             |                         |     |        | 80   |     |        | 80   | μΑ   |
|                  | Darrone           | Carry input                         |                                                                  |                         |                         |     |        | 100  |     |        | 100  |      |
|                  | Low-level         | Mode input                          |                                                                  |                         |                         |     |        | -0.4 |     |        | -0.4 |      |
| I <sub>I</sub> L | input             | Any A or B input                    | V <sub>CC</sub> = MAX,                                           | V1 = 0.4 V              |                         |     |        | -1.2 |     |        | -1.2 | mA   |
| .15              | current           | Any S input                         | 1 100 111777,                                                    | 1 0.4 1                 |                         |     |        | -1.6 |     |        | -1.6 | """  |
|                  | <del></del>       | Carry input                         |                                                                  |                         |                         |     |        | -2   |     |        | -2   |      |
| los              |                   | t output current,<br>except A = B § | V <sub>CC</sub> = MAX                                            |                         |                         | -6  |        | -40  | -5  |        | -42  | mA   |
| Icc              | Supply curre      | ent                                 | V <sub>CC</sub> = MAX,                                           | See Note 3              | Condition A             |     | 20     | 32   |     | 20     | 34   | A    |
| 100              | ouppiy curre      |                                     | VCC - WAA,                                                       | Condition B             |                         | 21  | 35     |      | 21  | 37     | mA   |      |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 3: With outputs open,  $I_{\mbox{CC}}$  is measured for the following conditions:

B. S0 through S3 and M are at 4.5 V, all other inputs are grounded.



 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}$ C.

<sup>§</sup> Not more than one output should be shorted at a time.

A. S0 through S3, M, and  $\overline{A}$  inputs are at 4.5 V, all other inputs are grounded.

# switching characteristics, VCC = 5 V, TA = 25°C, (CL = 15 pF, RL = 2 k $\Omega$ , see note 4)

| PARAMETER <sup>†</sup> | FROM<br>(INPUT)                      | TO<br>(OUTPUT)   | TEST CONDITIONS             | MIN | TYP | MAX | UNIT   |
|------------------------|--------------------------------------|------------------|-----------------------------|-----|-----|-----|--------|
| <sup>t</sup> PLH       | 6                                    | _                |                             |     | 18  | 27  | ns     |
| tPHL                   | C <sub>n</sub>                       | C <sub>n+4</sub> |                             |     | 13  | 20  | 113    |
| <sup>t</sup> PLH       | Any $\overline{A}$ or $\overline{B}$ |                  | M = 0 V, S0 = S3 = 4.5 V,   |     | 25  | 38  | ns     |
| tPHL.                  | Any A or B                           | C <sub>n+4</sub> | S1 = S2 = 0 V (SUM mode)    |     | 25  | 38  | ] ""   |
| †PLH                   | Any A or B                           |                  | M = 0 V, S0 = S3 = 0 V      |     | 27  | 41  | ns     |
| <sup>†</sup> PHL       | Any A or B                           | C <sub>n+4</sub> | S1 = S2 = 4.5 V (DIFF mode) |     | 27  | 41  | ] '''  |
| <sup>t</sup> PLH       |                                      | A =              | M = O V                     |     | 17  | 26  | ns     |
| tPHL                   | C <sub>n</sub>                       | Any F            | (SUM or DIFF mode)          |     | 13  | 20  | 1115   |
| tPLH                   |                                      | G                | M = 0 V, S0 = S3 = 4.5 V,   |     | 19  | 29  | ns     |
| tPHL                   | Any A or B                           | 6                | S1 = S2 = 0 V (SUM mode)    |     | 15  | 23  | ] ""   |
| tPLH                   |                                      | Ğ                | M = 0 V, S0 = S3 = 0 V,     |     | 21  | 32  |        |
| tPHL                   | Any A or B                           | G                | S1 = S2 = 4.5 V (DIFF mode) |     | 21  | 32  | ns     |
| tPLH .                 |                                      | 75               | M = 0 V, S0 = S3 = 4.5 V,   |     | 20  | 30  |        |
| †PHL                   | Any A or B                           | P                | S1 = S2 = 0 V, (SUM mode)   |     | 20  | 30  | ns     |
| t <sub>PLH</sub>       |                                      | P                | M = 0 V, S0 = S3 = 0 V,     |     | 20  | 30  |        |
| tPHL                   | Any A or B                           |                  | S1 = S2 = 4.5 V (DIFF mode) |     | 22  | 33  | ns     |
| t <sub>PLH</sub>       | Ā <sub>i</sub> or B̄ <sub>i</sub>    | F                | M = 0 V, S0 = S3 = 4.5 V,   |     | 21  | 32  |        |
| <sup>t</sup> PHL       | Ai or Bi                             | Fi               | S1 = S2 = 0 V (SUM mode)    |     | 13  | 20  | ns     |
| tPLH .                 | Λ D.                                 | -                | M = 0 V, S0 = S3 = 0 V,     |     | 21  | 32  | ns     |
| tPHL.                  | Ā <sub>i</sub> or B <sub>i</sub>     | Fi               | S1 = S2 = 4.5 V (DIFF mode) |     | 21  | 32  | ] ''s  |
| <sup>t</sup> PLH       | 7 7                                  | F <sub>i</sub>   | M = 4.5 V (logic mode)      |     | 22  | 33  | ns     |
| tPHL                   | Ā <sub>i</sub> or B̄ <sub>i</sub>    | Fi               | IVI = 4.5 V (logic mode)    |     | 26  | 38  | ] '''s |
| tPLH                   | A T T                                | A = B            | M = 0 V, S0 = S3 = 0 V,     | 1   | 33  | 50  | ns     |
| tPHL                   | Any A or B                           | A = B            | S1 = S2 = 4.5 V (DIFF mode) |     | 41  | 62  | ] ''s  |

<sup>†</sup>tpLH = propagation delay time, low-to-high-level output

NOTE 4: Load circuits and voltage wveforms are shown in Section 1. Refer to Parameter Measurement Information page for test conditions.

## schematics of inputs and outputs







tpHL = propagation delay time, high-to-low-level output

SDLS136 – DECEMBER 1972 – REVISED MARCH 1988

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)         |   |  |  |  |  |  |  |  |  |  |  |  |    |              |     |      | 7 V   |
|------------------------------------------|---|--|--|--|--|--|--|--|--|--|--|--|----|--------------|-----|------|-------|
| Input voltage                            |   |  |  |  |  |  |  |  |  |  |  |  |    |              |     |      | 5.5 V |
| Interemitter voltage (see Note 2)        |   |  |  |  |  |  |  |  |  |  |  |  |    |              |     |      | 5.5 V |
| Operating free-air temperature: SN54S181 | 1 |  |  |  |  |  |  |  |  |  |  |  | -5 | 55°          | C 1 | to   | 125°C |
| SN74S181                                 | 1 |  |  |  |  |  |  |  |  |  |  |  |    | (            | ) C | ) to | 70°C  |
| Storage temperature range                |   |  |  |  |  |  |  |  |  |  |  |  | -6 | 3 <b>5</b> ° | ,C  | to   | 150°C |

NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple emitter transistor. For this circuit, this rating applies to each A input in conjunction with inputs S2 or S3, and to each B input in conjunction with inputs S0 or S3.

## recommended operating conditions

|                                                           | S   | N54S18 | 31  | S    | N74S18 | 31   | UNIT |
|-----------------------------------------------------------|-----|--------|-----|------|--------|------|------|
|                                                           | MIN | NOM    | MAX | MIN  | NOM    | MAX  | 0.4  |
| Supply voltage, VCC                                       | 4.5 | 5      | 5.5 | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH (All outputs except A = B) |     |        | -1  |      |        | -1   | mA   |
| Low-level output current, IQI                             |     |        | 20  |      |        | 20   | mA   |
| Operating free-air temperature, T <sub>A</sub>            | -55 |        | 125 | 0    |        | 70   | °c   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                |                               |                                     |                                                    |                                                   |                   | S   | N54S18 | 1    | S   | N74S18           | 1    | UNIT     |
|----------------|-------------------------------|-------------------------------------|----------------------------------------------------|---------------------------------------------------|-------------------|-----|--------|------|-----|------------------|------|----------|
|                | PARAN                         | METER                               | TE                                                 | ST CONDITIONS                                     |                   | MIN | TYP‡   | MAX  | MIN | TYP <sup>‡</sup> | MAX  | UNIT     |
| VIH            | High-level in                 | put voltage                         |                                                    |                                                   |                   | 2   |        |      | 2   |                  |      | <b>V</b> |
| VIL            | Low-level in                  | put voltage                         |                                                    |                                                   |                   |     |        | 0.8  |     |                  | 0.8  | ٧        |
| VIK            | Input clamp                   | voltage                             | V <sub>CC</sub> = MIN,                             | I <sub>I</sub> = -18 mA                           |                   |     |        | -1.2 |     |                  | -1.2 | ٧        |
| Vон            | 3                             | utput voltage,<br>except A = B      | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -1 mA |                   | 2.5 | 3.4    |      | 2.7 | 3.4              | _    | ٧        |
| ІОН            | High-level or<br>A = B output | utput current,                      | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V |                   |     |        | 250  |     |                  | 250  | μА       |
| VOL            | Low-level or                  | utput voltage                       | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 20 mA |                   |     |        | 0.5  |     |                  | 0.5  | ٧        |
| l <sub>l</sub> | Input currer<br>maximum ir    |                                     | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 5.5 V                            |                   |     |        | 1    |     |                  | 1    | mA       |
|                |                               | Mode input                          |                                                    |                                                   |                   |     |        | 50   |     |                  | 50   |          |
|                | High-level                    | Any A or B input                    | 1                                                  | V <sub>I</sub> = 2.5 V                            |                   |     |        | 150  |     |                  | 150  | μА       |
| ΉΗ             | input                         | Any S input                         | V <sub>CC</sub> = MAX,                             | V   - 2.5 V                                       |                   |     |        | 200  |     |                  | 200  | "        |
|                | current                       | Carry input                         |                                                    |                                                   |                   |     |        | 250  |     |                  | 250  |          |
|                | Low-level                     | Mode input                          |                                                    |                                                   |                   |     |        | -2   |     |                  | -2   | 1        |
|                |                               | Any A or B input                    | V <sub>CC</sub> = MAX,                             | V. = 0.5 V                                        |                   |     |        | -6   |     |                  | -6   | J mA     |
| 11L            | input                         | Any S input                         | VCC - WAA,                                         | V   = 0.5 V                                       |                   |     |        | -8   |     |                  | -8   |          |
|                | current                       | Carry input                         |                                                    |                                                   |                   |     |        | -10  |     |                  | -10  |          |
| los            |                               | t output current,<br>except A = B § | V <sub>CC</sub> = MAX                              |                                                   |                   | -40 |        | -100 | -40 |                  | 100  | mA       |
| Icc            | Supply curr                   | ent                                 | V <sub>CC</sub> = MAX,<br>See Note 3               | T <sub>A</sub> = 125°C,                           | W package<br>only |     |        | 195  |     |                  |      | mA       |
|                |                               |                                     | V <sub>CC</sub> = MAX,                             | See Note 3                                        | All packages      |     | 120    | 220  |     | 120              | 220  |          |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

B. S0 through S3 and M are at 4.5 V, all other inputs grounded, and all outputs are open.



 $<sup>\</sup>ddagger$ AII typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ} \text{C}$ .

<sup>§</sup>Not more than one output should be shorted at a time.

NOTE 3: I<sub>CC</sub> is measured for the following conditions (the typical and maximum values apply to both):

A. S0 through S3, M, and A inputs are at 4.5 V, all other inputs are grounded, and all outputs are open.

SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

# switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (C<sub>L</sub> = 15 pF, R<sub>L</sub> = 280 $\Omega$ , see note 4)

| PARAMETER† | FROM (INPUT)                         | TO (OUTPUT)      | TEST CONDITIONS                                          | MIN | TYP  | MAX  | UNIT     |
|------------|--------------------------------------|------------------|----------------------------------------------------------|-----|------|------|----------|
| tPLH       | 0                                    | 6                |                                                          |     | 7    | 10.5 | ns       |
| tPHL       | C <sub>n</sub>                       | C <sub>n+4</sub> |                                                          |     | 7    | 10.5 |          |
| tPLH       | Any Ā or B                           | C                | M = 0 V, S0 = S3 = 4.5 V,                                |     | 12.5 | 18.5 | ns       |
| tPHL       | Any A or B                           | C <sub>n+4</sub> | S1 = S2 = 0 V (SUM mode)                                 |     | 12.5 | 18.5 |          |
| tPLH       | Any Ā or B                           | C                | M = 0 V, S0 = S3 = 0 V,                                  |     | 15.5 | 23   | ns       |
| tPHL       | Any A or B                           | C <sub>n+4</sub> | S1 = S2 = 4.5 V (DIFF mode)                              |     | 15.5 | 23   |          |
| tPLH       | C                                    | Any F            | M = 0 V                                                  |     | 7    | 12   | ns       |
| tPHL       | C <sub>n</sub>                       | Any P            | (SUM or DIFF mode)                                       |     | 7    |      | ] ""     |
| tPLH .     | 4 7 5                                | G                | M = 0 V, S0 = S3 = 4.5 V,                                |     | 8    | 12   | ns       |
| tPHL       | Any $\overline{A}$ or $\overline{B}$ | G                | S1 = S2 = 0 V (SUM mode)                                 |     | 7.5  | 12   | ]        |
| tPLH       |                                      | 5                | $\overline{G}$ $M = 0 \text{ V}, S0 = S3 = 0 \text{ V},$ |     | 10.5 | 15   | ns       |
| tPHL       | Any Ā or B                           | G                | S1 = S2 = 4.5 V (DIFF mode)                              |     | 10.5 | 15   |          |
| tPLH       |                                      | P                | M = 0 V, S0 = S3 = 4.5 V,                                |     | 7.5  | 12   | ns       |
| tPHL       | Any A or B                           | '                | $S1 = S2 = 0 V (\overline{SUM} \text{ mode})$            |     | 7.5  | 12   | <u> </u> |
| tPLH       |                                      | Ŧ                | M = 0 V, S0 = S3 = 0 V,                                  |     | 10.5 | 15   | ns       |
| tPHL       | Any Ā or B                           |                  | S1 = S2 = 4.5 V (DIFF mode)                              |     | 10.5 | 15   | ] ""     |
| tPLH       | T =                                  | =                | M = 0 V, S0 = S3 = 4.5 V,                                |     | 11   | 16.5 | ns       |
| tPHL       | A <sub>i</sub> or B <sub>i</sub>     | Fi               | $S1 = S2 = 0 V (\overline{SUM} \text{ mode})$            |     | 11   | 16.5 | 7 '''    |
| tPLH       |                                      | _                | M = 0 V, S0 = S3 = 0 V,                                  |     | 14   | 20   | ns       |
| tPHL       | $\overline{A_i}$ or $\overline{B_i}$ | F;               | S1 = S2 = 4.5 V (DIFF mode)                              |     | 14   | 22   |          |
| tPLH       |                                      | _                | M = 45 V (losis mode)                                    |     | 14   | 20   | ns       |
| tPHL       | Ā <sub>i</sub> or $\overline{B}_i$   | F <sub>i</sub>   | M = 4.5 V (logic mode)                                   |     | 14   | 22   | ] ''3    |
| tPLH       |                                      |                  | M = 0 V, S0 = S3 = 0 V,                                  |     | 15   | 23   | ns       |
| tPHL       | Any A or B                           | A = B            | S1 = S2 = 4.5 V (DIFF mode)                              |     | 20   | 30   | 7 ''3    |

 $<sup>^{\</sup>dagger}$ tpLH = propagation delay time, low-to-high-level output

NOTE 4: Load circuits and voltage wveforms are shown in Section 1. Refer to Parameter Measurement Information page for test conditions.

## schematics of inputs and outputs







tpHL = propagation delay time, high-to-low-level output

SDLS136 - DECEMBER 1972 - REVISED MARCH 1988

### PARAMETER MEASUREMENT INFORMATION

#### **SUM MODE TEST TABLE**

FUNCTION INPUTS: S0 = S3 = 4.5 V, S1 = S2 = M = 0 V

| 242445752        | INPUT          | OTHER INPUT<br>SAME BIT |                     | OTHER DA       | TA INPUTS               | OUTPUT              | OUTPUT<br>WAVEFORM |  |
|------------------|----------------|-------------------------|---------------------|----------------|-------------------------|---------------------|--------------------|--|
| PARAMETER        | TEST           |                         | APPLY<br>GND        | APPLY<br>4.5 V | APPLY<br>GND            | TEST                | (See Note 4)       |  |
| tPLH .           | Āi             | Β̄ <sub>i</sub>         | None                | Remaining      | Cn                      | F <sub>i</sub>      | In-Phase           |  |
| tPHL             |                | •                       |                     | A and B        | -11                     |                     | L                  |  |
| tPLH .           | Bi             | Āi                      | None                | Remaining      | Cn                      | F;                  | In-Phase           |  |
| tPHL             | , ,            | 7.4                     | 140110              | A and B        |                         |                     |                    |  |
| tPLH             | Āį             | Bi                      | B; None             |                | Remaining               | P                   | In-Phase           |  |
| tPHL.            | ~              | , o                     | 140116              | None           | A and B, C <sub>n</sub> |                     |                    |  |
| tPLH             | B <sub>i</sub> | Āi                      | None                | None           | Remaining               | Ē                   | In-Phase           |  |
| tPHL             | ] ",           |                         | 140                 | 110            | A and B, C <sub>n</sub> |                     |                    |  |
| <sup>t</sup> PLH | Āį             | None                    | None B <sub>i</sub> | Remaining      | Remaining               | G                   | In-Phase           |  |
| tPHL             | ] "            | 140.10                  | "                   | B              | Ā, C <sub>n</sub>       |                     |                    |  |
| tPLH             | B <sub>i</sub> | None                    | Āi                  | Remaining      | Remaining               | G                   | In-Phase           |  |
| tPHL             | ] "            | 140116                  |                     | B              | Ā, C <sub>n</sub>       |                     | 1                  |  |
| tPLH             | Cn             | None                    | None                | All            | All                     | Any F               | In-Phase           |  |
| tPHL             | 1 °n           | 1,40116                 | 140116              | Ā              | B                       | or C <sub>n+4</sub> |                    |  |
| tPLH .           | Āį             | None                    | Bi                  | Remaining      | Remaining               | Cn+4                | Out-of-Phase       |  |
| tPHL             | ] '''          | 1,10,116                | -'                  | B              | Ã, C <sub>n</sub>       | -,1174              |                    |  |
| tPLH             | Bi             | None                    | Āį                  | Remaining      | Remaining               | Cn+4                | Out-of-Phase       |  |
| tPHL.            | 1 ~            | 1,5116                  |                     | B              | Ā, C <sub>n</sub>       | -1174               |                    |  |

#### DIFF MODE TEST TABLE FUNCTION INPUTS: S1 = S2 = 4.5 V, S0 = S3 = M = 0 V

|                  |                |                         |         |                | •                                         |          |                    |  |
|------------------|----------------|-------------------------|---------|----------------|-------------------------------------------|----------|--------------------|--|
| PARAMETER        | INPUT          | OTHER INPUT<br>SAME BIT |         | OTHER DA       | TA INPUTS                                 | OUTPUT   | OUTPUT<br>WAVEFORM |  |
|                  | UNDER          | APPLY                   | APPLY   | APPLY          | APPLY                                     | TEST     | (See Note 4)       |  |
|                  | TEST           | 4.5 V                   | GND     | 4.5 V          | GND                                       | 1531     |                    |  |
| tPLH .           | Āį             | None                    | B;      | Remaining      | Remaining                                 | Fi       | In-Phase           |  |
| tPHL.            | <b>1</b>       | INOILE                  | ٠,      | Ā              | B̄, C <sub>n</sub>                        |          |                    |  |
| tPLH .           | B <sub>i</sub> | Āi                      | None    | Remaining      | Remaining                                 | F;       | Out-of-Phase       |  |
| tPHL.            | "              | ^'                      | 140116  | Ā              | B, C <sub>n</sub>                         | ''       |                    |  |
| <sup>t</sup> PLH | Āi             | None                    | ₹;      | None           | Remaining                                 | P        | In-Phase           |  |
| tPHL             | ] ~'           | 140116                  | ٧,      | 110110         | A and B, C <sub>n</sub>                   | ļ        |                    |  |
| <sup>t</sup> PLH | Ē;             | Ā <sub>i</sub> None     |         | None           | Remaining                                 | Ē        | Out-of-Phase       |  |
| <sup>t</sup> PHL | l Pi           | ^'                      |         | None           | A and B, C <sub>n</sub>                   | · ·      |                    |  |
| <sup>t</sup> PLH | Āi             | Bi                      | None    | None           | Remaining                                 | G        | In-Phase           |  |
| tPHL             | 1 ~            | J -1                    | ,,,,,,, | 110110         | $\overline{A}$ and $\overline{B}$ , $C_n$ |          |                    |  |
| <sup>t</sup> PLH | B <sub>i</sub> | None                    | Āį      | None           | Remaining                                 | G        | Out-of-Phase       |  |
| <sup>t</sup> PHL | <u> </u>       | 110716                  |         |                | A and B, C <sub>n</sub>                   |          |                    |  |
| <sup>t</sup> PLH | Āį             | None                    | Β̈́i    | Remaining      | Remaining                                 | A = B    | In-Phase           |  |
| tPHL.            | ] ~'           | 110                     |         | Ā              | B, C <sub>n</sub>                         |          |                    |  |
| <sup>t</sup> PLH | 8;             | Āį                      | None    | None Remaining | Remaining                                 | A = B    | Out-of Phase       |  |
| tPHL             | 1 ".           |                         |         | Ā              | B, C <sub>n</sub>                         |          |                    |  |
| <sup>t</sup> PLH | Cn             | None                    | None    | All _          | None                                      | Cn+4     | In-Phase           |  |
| tPHL             |                |                         |         | A and B        | !                                         | or any F |                    |  |
| <sup>t</sup> PLH | Āį             | B <sub>i</sub>          | None    | None           | Remaining                                 | Cn+4     | Out-of-Phase       |  |
| tPHL.            |                |                         |         |                | Ā, B, C <sub>n</sub>                      | 17.14    |                    |  |
| <sup>t</sup> PLH | B <sub>i</sub> | None                    | Āi      | None           | Remaining                                 | Cn+4     | In -Phase          |  |
| <sup>t</sup> PHL | l '            |                         |         |                | A, B, C <sub>n</sub>                      | .,,,     | <u> </u>           |  |

# LOGIC MODE TEST TABLE FUNCTION INPUTS: S1 = S2 = M = 4.5 V, S0 = S3 = 0 V

| PARAMETER                            | INPUT<br>UNDER<br>TEST | OTHER INPUT SAME BIT |              | OTHER D        | ATA INPUTS                           | OUTPUT | OUTPUT<br>WAVEFORM |
|--------------------------------------|------------------------|----------------------|--------------|----------------|--------------------------------------|--------|--------------------|
|                                      |                        | APPLY<br>4.5 V       | APPLY<br>GND | APPLY<br>4.5 V | APPLY<br>GND                         | TEST   | (See Note 4)       |
| tPLH<br>tPHL                         | Āi                     | Bi                   | None         | None           | Remaining<br>Ā and B, C <sub>n</sub> | ř,     | Out-of-Phase       |
| <sup>†</sup> PLH<br><sup>†</sup> PHL | B <sub>i</sub>         | Āį                   | None         | None           | Remaining<br>A and B, C <sub>n</sub> | Fi     | Out-of-Phase       |

NOTE 4: Load circuits and voltage waveforms are shown in Section 1.







8-Oct-2017

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking       | Samples |
|------------------|---------|--------------|--------------------|----|----------------|----------|------------------|--------------------|--------------|----------------------|---------|
| JM38510/07801BJA | ACTIVE  | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07801BJA | Samples |
| M38510/07801BJA  | ACTIVE  | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07801BJA | Samples |
| SN54LS181J       | ACTIVE  | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS181J           | Samples |
| SN54S181J        | LIFEBUY | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SN54S181J            |         |
| SNJ54LS181J      | ACTIVE  | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS181J          | Samples |
| SNJ54S181J       | LIFEBUY | CDIP         | J                  | 24 | 1              | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54S181J           |         |
| SNJ54S181W       | LIFEBUY | CFP          | W                  | 24 | 1              | TBD      | A42              | N / A for Pkg Type | -55 to 125   | SNJ54S181W           |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

8-Oct-2017

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

4040084/C 10/97

### J (R-GDIP-T\*\*)

### 24 PINS SHOWN

## **CERAMIC DUAL-IN-LINE PACKAGE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin).
- D. This package can be hermetically sealed with a ceramic lid using glass frit.
- E. Index point is provided on cap for terminal identification.



# W (R-GDFP-F24)

# CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only. E. Falls within Mil—Std 1835 GDFP2—F20



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.